| FOR MESSRS: | DATE : Jan.03 <sup>rd</sup> ,2023 | |-----------------------|-----------------------------------| | 1 01 ( IVIE 0 01 (0 . | D/ (1 E : 0411.00 ;2020 | # CUSTOMER'S ACCEPTANCE SPECIFICATIONS # TX14D203VM0BAA # Contents | No. | ITEM | SHEET No. | PAGE | |-----|----------------------------|------------------------------|------------| | 1 | COVER | 7B64PS 2701-TX14D203VM0BAA-3 | 1-1/1 | | 2 | RECORD OF REVISION | 7B64PS 2702-TX14D203VM0BAA-3 | 2-1/1 | | 3 | GENERAL DATA | 7B64PS 2703-TX14D203VM0BAA-3 | 3-1/1 | | 4 | ABSOLUTE MAXIMUM RATINGS | 7B64PS 2704-TX14D203VM0BAA-3 | 4-1/1 | | 5 | ELECTRICAL CHARACTERISTICS | 7B64PS 2705-TX14D203VM0BAA-3 | 5-1/1 | | 6 | OPTICAL CHARACTERISTICS | 7B64PS 2706-TX14D203VM0BAA-3 | 6-1/2~2/2 | | 7 | BLOCK DIAGRAME | 7B64PS 2707-TX14D203VM0BAA-3 | 7-1/1 | | 8 | RELIABILITY TESTS | 7B64PS 2708-TX14D203VM0BAA-3 | 8-1/1 | | 9 | LCD INTERFACE | 7B64PS 2709-TX14D203VM0BAA-3 | 9-1/7~7/7 | | 10 | OUTLINE DIMENSIONS | 7B64PS 2710-TX14D203VM0BAA-3 | 10-1/2~2/2 | | 11 | APPEARANCE STANDARD | 7B64PS 2711-TX14D203VM0BAA-3 | 11-1/3~3/3 | | 12 | PRECAUTIONS | 7B64PS 2712-TX14D203VM0BAA-3 | 12-1/2~2/2 | | 13 | DESIGNATION OF LOT MARK | 7B64PS 2713-TX14D203VM0BAA-3 | 13-1/1 | ACCEPTED BY: \_\_\_\_\_ PROPOSED BY: Oblack Tsai JDI Taiwan Inc. Kaohsiung Branch SHEET NO. 7B64PS 2701-TX14D203VM0BAA-3 PAGE 1-1/1 # 2. RECORD OF REVISION | DATE | SHEET No. | SUMMARY | |------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------| | Apr.12,'21 | 7B64PS 2703 -<br>TX14D203VM0BAA-2<br>PAGE 3-1/1 | 3.1 DISPLAY FEATURES Revised: LCD Type | | Jan.03,'23 | 7B64PS 2701 -<br>TX14D203VM0BAA-3<br>PAGE 1-1/1<br>7B64PS 2713 -<br>TX14D203VM0BAA-3<br>PAGE 13-1/1 | Company logo changed : | | | All page | Company name changed: From "KAOHSIUNG OPTO-ELECTRONICS INC." to "JDI Taiwan Inc. Kaohsiung Branch" | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # 3. GENERAL DATA ## 3.1 DISPLAY FEATURES This module is a 5.7" VGA of 4:3 format amorphous silicon TFT. The pixel format is vertical stripe and sub pixels are arranged as R(red), G(green), B(blue) sequentially. This display is RoHS compliant, and COG (chip on glass) technology and LED backlight are applied on this display. | Part Name | TX14D203VM0BAA | |-------------------------|--------------------------------------------| | Module Dimensions | 131.0(W) mm x 102.2(H) mm x 7.6(D) mm typ. | | LCD Active Area | 115.2(W) mm x 86.4(H) mm | | Dot Pitch | 0.06 x 3(R, G, B)(W) x 0.18(H) mm | | Resolution | 640 x 3(RGB)(W) x 480(H) dots | | Color Pixel Arrangement | R, G, B Vertical stripe | | LCD Type | Transmissive Color TFT; Normally Black | | Display Type | Active Matrix | | Number of Colors | 262k Colors | | Backlight | 27 LEDs ( 3 serial x 9 parallel ) | | Weight | 104g typ. | | Interface | C-MOS; 18-bit RGB; 40 pins | | Power Supply Voltage | 3.3V for LCD; 12V for Backlight | | Power Consumption | 0.49W for LCD; 2.16W for Backlight | | Viewing Direction | Super Wide Version (In-Plane Switching) | | JDI Taiwan Inc. Kaohsiung Branch | SHEET<br>NO. | 7B64PS 2703-TX14D203VM0BAA-3 | PAGE | 3-1/1 | |----------------------------------|--------------|------------------------------|------|-------| |----------------------------------|--------------|------------------------------|------|-------| # 4. ABSOLUTE MAXIMUM RATINGS | Item | Symbol | Min. | Max. | Unit | Remarks | |------------------------|----------|------|----------------------|------|---------| | Supply Voltage | $V_{DD}$ | 0 | 7.0 | V | - | | Input Voltage of Logic | Vı | -0.3 | V <sub>DD</sub> +0.3 | V | Note 1 | | Operating Temperature | Тор | -30 | 80 | °C | Note 2 | | Storage Temperature | Tst | -30 | 80 | °C | Note 2 | - Note 1: The rating is defined for the signal voltages of the interface such as DE, Hsync, Vsync, CLK and RGB data bus. - Note 2: The maximum rating is defined as above based on the panel surface temperature, which might be different from ambient temperature after assembling the panel into the application. Moreover, some temperature-related phenomenon as below needed to be noticed: - Background color, contrast and response time would be different in temperatures other than $25\,^{\circ}\mathrm{C}\,.$ - Operating under high temperature will shorten LED lifetime. # 5. ELECTRICAL CHARACTERISTICS #### 5.1 LCD CHARACTERISTICS $T_a = 25 \, ^{\circ}C, \, \text{Vss} = 0 \text{V}$ | Item | Symbol | Condition | Min. | Тур. | Max. | Unit | Remarks | |------------------------|----------------------------|-----------|--------------------|------|--------------------|------|---------| | Power Supply Voltage | $V_{DD}$ | - | 3.0 | 3.3 | 3.6 | V | - | | Input Voltage of Lagio | | "H" level | 0.7V <sub>DD</sub> | - | $V_{DD}$ | \ / | NI. ( 4 | | Input Voltage of Logic | Vı | "L" level | V <sub>SS</sub> | - | 0.3V <sub>DD</sub> | V | Note 1 | | Power Supply Current | I <sub>DD</sub> | - | - | 147 | 250 | mA | Note 2 | | Vsync Frequency | $f_{v}$ | - | - | 60 | 67 | Hz | - | | Hsync Frequency | $f_{\scriptscriptstyle H}$ | - | 30.96 | 31.5 | 32.1 | KHz | - | | DCLK Frequency | $f_{\it CLK}$ | - | 24.4 | 25.2 | 27.3 | MHz | - | - Note 1: The rating is defined for the signal voltages of the interface such as DE, Hsync, Vsync, CLK and RGB data bus. - Note 2: An all black check pattern is used when measuring $I_{DD}$ , $f_v$ is set to 60 Hz. - Note 3: 0.4A fuse is applied in the module for I<sub>DD</sub>. For display activation and protection purpose, power supply is recommended larger than 1.0A to start the display and break fuse once any short circuit occurred. #### 5.2 BACKLIGHT CHARACTERISTICS $T_a = 25 \, ^{\circ}C$ | Item | Symbol | Condition | Min. | Тур. | Max. | Unit | Remarks | |---------------------|------------------|----------------|------|------|------|------|---------| | LED Input Voltage | V <sub>LED</sub> | Backlight Unit | 11.5 | 12.0 | 12.5 | V | Note1 | | LED Forward Current | I <sub>LED</sub> | Backlight Unit | - | 180 | ı | mA | - | | LED Lifetime | - | 180 mA | - | 50K | ı | hrs | Note 2 | Note 1: Fig. 5.1 shows the LED backlight circuit. The circuit has 27 LEDs in total and R is $130 \Omega$ . Note 2: The estimated lifetime is specified as the time to reduce 50% brightness by applying 180 mA at $25\,^{\circ}$ C . Fig. 5.1 # 6. OPTICAL CHARACTERISTICS The optical characteristics are measured based on the conditions as below: - Supplying the signals and voltages defined in the section of electrical characteristics. - The backlight unit needs to be turned on for 30 minutes. - The ambient temperature is 25°C. - In the dark room around 500~1000 lx, the equipment has been set for the measurements as shown in Fig 6.1. | | | | | | | $T_a = 25$ | $^{\circ}C, f_{v} = 601$ | $Hz, V_{DD} = 3.3V$ | |-------------------------------------------|---------------|-------------|-----------------------------------------|------|------|------------|--------------------------|---------------------| | Item Symbol | | Symbol | Condition | Min. | Тур. | Max. | Unit | Remarks | | Brightness of White Brightness Uniformity | | - | | 800 | 1000 | - | cd/m <sup>2</sup> | Note 1 | | | | - | $\phi = 0^{\circ}, \theta = 0^{\circ},$ | 70 | - | - | % | Note 2 | | Contrast | Ratio | CR | I <sub>LED</sub> = 180mA | - | 1000 | - | - | Note 3 | | Response Time<br>(Rising + Falling) | | Tr + Tf | $\phi = 0^{\circ}, \theta = 0^{\circ}$ | - | 25 | - | ms | Note 4 | | NTSC F | Ratio | - | $\phi = 0^{\circ}, \theta = 0^{\circ}$ | - | 60 | - | % | - | | | | $\theta$ x | $\phi = 0^{\circ}, CR \ge 10$ | - | 85 | - | | | | \ | | | $\phi = 180^{\circ}, CR \ge 10$ | - | 85 | - | | N | | viewing | Viewing Angle | $\theta$ y | $\phi = 90^{\circ}, CR \ge 10$ | - | 85 | - | Degree 1 | Note 5 | | | | $\theta$ y' | $\phi = 270^\circ, CR \ge 10$ | - | 85 | - | | ı | | | D. J | Х | | 0.58 | 0.63 | 0.68 | | | | | Red | Υ | | 0.31 | 0.36 | 0.41 | | | | | 0 | Х | | 0.32 | 0.37 | 0.42 | - | Note 6 | | Color | Green | Υ | | 0.54 | 0.59 | 0.64 | | | | Chromaticit | Dive | Х | $\phi = 0^{\circ}, \theta = 0^{\circ}$ | 0.10 | 0.15 | 0.20 | | | | У | Blue | Υ | | 0.02 | 0.07 | 0.12 | | | | | \\/hito | Х | | 0.26 | 0.31 | 0.36 | | | | | White | Υ | | 0.26 | 0.31 | 0.36 | | | Note 1: The brightness is measured from the center point of the panel, P5 in Fig. 6.2, for the typical value. Note 2: The brightness uniformity is calculated by the equation as below: Brightness uniformity = $$\frac{\text{Min. Brightness}}{\text{Max. Brightness}}$$ X100% , which is based on the brightness values of the 9 points measured by BM-5 as shown in Fig. 6.2. JDI Taiwan Inc. Kaohsiung Branch SHEET NO. 7B64PS 2706-TX14D203VM0BAA-3 PAGE 6-1/2 Note 3: The Contrast ratio is measured from the center point of the panel, P5, and defined as the following equation: CR = Brightness of White Brightness of Black Note 4: The definition of response time is shown in Fig. 6.3. The rising time is the period from 10% brightness to 90% brightness when the data is from black to white. Oppositely, Falling time is the period from 90% brightness rising to 10% brightness. Fig 6.3 Note 5: The definition of viewing angle is shown in Fig. 6.4. Angle $\phi$ is used to represent viewing directions, for instance, $\phi = 270^{\circ}$ means 6 o'clock, and $\phi = 0^{\circ}$ means 3 o'clock. Moreover, angle $\theta$ is used to represent viewing angles from axis Z toward plane XY. The viewing direction of this display is 12 o'clock, which means that a photograph with gray scale would not be reversed in color and the brightness change would be less from this direction. However, the best contrast peak would be located at 6 o'clock. Note 6: The color chromaticity is measured from the center point of the panel, P5, as shown in Fig. 6.2. # 7. BLOCK DIAGRAM Note 1: Signals are DE, Hsync, Vsync, CLK and RGB data bus. # 8. RELIABILITY TESTS | Test Item | Condition | | | | |-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--|--| | High Temperature | 1) Operating<br>2) 80 °C | 240 hrs | | | | Low Temperature | 1) Operating<br>2) -30 °C | 240 hrs | | | | High Temperature | 1) Storage<br>2) 80 °C | 240 hrs | | | | Low Temperature | 1) Storage<br>2) -30 °C | 240 hrs | | | | Heat Cycle | 1) Operating | | | | | Thermal Shock | <ol> <li>Non-Operating</li> <li>-35 ° C ↔ 85 ° C</li> <li>0.5 hr ↔ 0.5 hr</li> </ol> | 240 hrs | | | | High Temperature & Humidity | <ul><li>1) Operating</li><li>2) 40 °C &amp; 85%RH</li><li>3) Without condensation</li><li>(Note 3)</li></ul> | 240 hrs | | | | Vibration | 1) Non-Operating 2) 20~200 Hz 3) 2G 4) X, Y, and Z directions | 1 hr for each direction | | | | Mechanical Shock | <ul> <li>1) Non-Operating</li> <li>2) 10 ms</li> <li>3) 50G</li> <li>4) ±X, ±Y and ±Z directions</li> </ul> | Once for each direction | | | | ESD | <ol> <li>Operating</li> <li>Tip: 150 pF, 330 Ω</li> <li>Air discharge for glass: ± 8KV</li> <li>Contact discharge for metal frame: ± 8KV</li> </ol> | 1) Glass: 9 points 2) Metal frame: 8 points (Note 4) | | | - Note 1: There is no display functionality failure occurred after the reliability tests. - Note 2: The display is not guaranteed for use in corrosive gas environments. - Note 3: Under the condition of high temperature & humidity, if the temperature is higher than 40 °C, the humidity needs to be reduced as Fig. 8.1 shown. - Note 4: All pins of LCD interface (CN1) have been tested by ±100V contact discharge of ESD under non-operating condition. Fig. 8.1 # 9. LCD INTERFACE ### 9.1 INTERFACE PIN CONNECTIONS The display interface connector is FA5B040HP1R3000 made by JAE (Thickness: $0.3 \pm 0.05$ mm; Pitch: $0.5 \pm 0.05$ mm) and more details of the connector are shown in the section of outline dimension. Pin assignment of LCD interface is as below: | Pin No. | Signal | Function | Pin No. | Signal | Function | |---------|-----------------|---------------------------------|---------|----------|------------------| | 1 | $V_{\text{DD}}$ | Power Supply for Logic | 21 | G4 | Green Data | | 2 | $V_{DD}$ | | 22 | G3 | Green Data | | 3 | UD | Vertical Display mode Control | 23 | $V_{SS}$ | GND | | 4 | LR | Horizontal Display mode Control | 24 | G2 | Green Data | | 5 | Vsync | Vertical synchronous signal | 25 | G1 | Green Data | | 6 | DE | Data Enable Signal | 26 | G0 | Green Data (LSB) | | 7 | Vss | GND | 27 | Vss | GND | | 8 | CLK | Dot Clock | 28 | R5 | Red Data (MSB) | | 9 | Vss | GND | 29 | R4 | Red Data | | 10 | Hsync | Horizontal synchronous signal | 30 | R3 | Red Data | | 11 | Vss | GND | 31 | Vss | GND | | 12 | B5 | Blue Data (MSB) | 32 | R2 | Red Data | | 13 | B4 | Blue Data | 33 | R1 | Red Data | | 14 | В3 | Blue Data | 34 | R0 | Red Data (LSB) | | 15 | Vss | GND | 35 | NC | No Connection | | 16 | B2 | Blue Data | 36 | $V_{SS}$ | GND | | 17 | B1 | Blue Data | 37 | NC | | | 18 | В0 | Blue Data (LSB) | 38 | NC | No Connection | | 19 | Vss | GND | 39 | NC | No Connection | | 20 | G5 | Green Data (MSB) | 40 | NC | | Note 1: Please refer to <u>9.5 SCAN DIRECTION</u> for the setting methods of UD, LR function. Note 2: Synchronous or DE mode would be automatically selected when signal input. The backlight interface connector is BHR-03VS-1 made by JAE, and pin assignment of backlight is as below: | Pin No. | Signal | Level | Function | |---------|--------------------|-------|----------------------| | 1 | V <sub>LED</sub> + | - | Power Supply for LED | | 2 | NC | - | No connection | | 3 | V <sub>LED</sub> - | - | GND | | Inc. Kaohsiung Branch | SHEET<br>NO. | |-----------------------|--------------| |-----------------------|--------------| JDI Taiwan ### 9.2 TIMING CHART ### A. SYNCHRONOUS MODE (DE grounded) Fig. 9.1 Horizontal Timing of Synchronous Mode Note 1: CLK's falling edge is the time to latch data and count (thp + thb), therefore, data sending and Hsync's falling edge should start when CLK's rise edge. Fig. 9.2 Vertical Timing of Synchronous Mode Note 2: Vsync's falling edge needs to start with Hsync's falling edge simultaneously to count (tvp + tvb). ## B. DE MODE (Hsync & Vsync grounded) Fig. 9.3 Horizontal Timing of DE Mode Fig. 9.4 Vertical Timing of DE Mode ### C. CLOCK AND DATA INPUT TIMING Fig. 9.5 Setup & Hold Time of Data and DE signal. Fig. 9.6 Setup & Hold Time of Hsync and Vsync signal # 9.3 TIMING TABLE The column of timing sets including minimum, typical, and maximum as below are based on the best optical performance, frame frequency (Vsync) = 60Hz to define. ## A. SYNCHRONOUS MODE | Item | | Symbol | Min. | Тур. | Max. | Unit | |-------|----------------------------|-----------|------|------|------|------| | Hsync | CLK Frequency | fclk | 24.4 | 25.2 | 27.3 | M Hz | | | Display Data | thd | 640 | 640 | 640 | | | | Cycle Time | th | 788 | 800 | 850 | | | | Pulse Width | thp | 5 | 30 | 50 | CLK | | | Pulse Width and Back Porch | thp + thb | 144 | 144 | 140 | | | | Front Porch | | 4 | 16 | 70 | | | | Display Line | tvd | 480 | 480 | 480 | | | | Cycle Time | tv | 516 | 525 | 535 | | | Vsync | Pulse Width | tvp | 1 | 3 | 25 | Н | | | Pulse Width and Back Porch | tvp + tvb | 35 | 35 | 35 | | | | Front Porch | tvf | 1 | 10 | 20 | | #### B. DE MODE | Item | | Symbol | Min. | Тур. | Max. | Unit | |------------|---------------|--------|------|------|------|------| | Horizontal | CLK Frequency | fclk | 24.4 | 25.2 | 27.3 | M Hz | | | Display Data | thd | 640 | 640 | 640 | 011 | | | Cycle Time | th | 788 | 800 | 850 | CLK | | \ | Display Data | tvd | 480 | 480 | 480 | 1.1 | | Vertical | Cycle Time | tv | 516 | 525 | 535 | Н | ## C. CLOCK AND DATA INPUT TIMING | | Item | | Min. | Тур. | Max. | Unit | |---------|------------|------|------|-------|------|------| | CLK | Duty | Tcwh | 40 | 50 | 60 | % | | | Cycle Time | Tcph | - | 39.68 | - | | | ) / a a | Setup Time | Tvsu | 10 | - | - | | | Vsync | Hold Time | Tvhd | 10 | - | - | | | Lloumo | Setup Time | Thsu | 10 | - | - | | | Hsync | Hold Time | Thhd | 10 | - | - | ns | | Data | Setup Time | Tdsu | 10 | - | - | | | Data | Hold Time | Tdhd | 10 | - | - | | | DE | Setup Time | Tesu | 10 | - | - | | | DE | Hold Time | Tehd | 10 | - | - | | | JDI Taiwan Inc. Kaohsiung Branch | SHEET<br>NO. | 7B64PS 2709-TX14D203VM0BAA-3 | PAGE | 9-5/7 | |----------------------------------|--------------|------------------------------|------|-------| |----------------------------------|--------------|------------------------------|------|-------| #### 9.4 POWER SEQUENCE Fig. 9.7 Power Sequence Timing - Note 1: In order to avoid any damages, $V_{DD}$ has to be applied before all other signals. The opposite is true for power off where $V_{DD}$ has to be remained on until all other signals have been switch off. The recommended time period is 1 second. - Note 2: In order to avoid showing uncompleted patterns in transient state. It is recommended that switching the backlight on is delayed for 1 second after the signals have been applied. The opposite is true for power off where the backlight has to be switched off 1 second before the signals are removed. #### 9.5 SCAN DIRECTION Scan direction is available to be switched as below by setting CN1's UD & LR pin. # 9.6 DATA INPUT for DISPLAY COLOR | | COLOR &<br>Gray Scale | | | | | | | | Ι | Data | Signa | al | | | | | | | | |-------|-----------------------|----|----|----|----|----|----|----|----|------|-------|----|----|-----|----|----|----|----|----| | | Gray Scale | R5 | R4 | R3 | R2 | R1 | R0 | G5 | G4 | G3 | G2 | G1 | G0 | B5 | B4 | В3 | B2 | B1 | B0 | | | Black | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Red (63) | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Green (63) | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Basic | Blue (63) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | Color | Cyan | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Magenta | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | | Yellow | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | White | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Black | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Red (1) | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Red (2) | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Red | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | | | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | | | Red (62) | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Red (63) | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Black | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Green (1) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | Green (2) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Green | • | : | : | : | | • | : | : | : | :. | : | : | : | • • | : | : | : | : | : | | | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | | | Green (62) | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Green (63) | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | Black | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Blue (1) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | Blue (2) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | Blue | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | | | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | : | | | Blue (62) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | | | Blue (63) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | PAGE # 10.2 REAR VIEW 3.1±0.5 124.8±0.5 4 9±0 5 6 (28.5)<u>4-M</u>2 (32.1) LABEL Pin1 **( (1)** (63.7)CN1 92 4±0 5 CN2 (50)(43.2)(41)0 匂 ## Recommended design rule for CN1 FPC Note 1) CN1 : FA5B040HP1R3000 CN2 : BHR-03VS-1(JST) Unit: mm ## 11. APPEARANCE STANDARD The appearance inspection is performed in a dark room around 500~1000 lx based on the conditions as below: - The distance between inspector's eyes and display is 30 cm. - The viewing zone is defined with angle $\theta$ shown in Fig. 11. The inspection should be performed within 45° when display is shut down. The inspection should be performed within 5° when display is power on. Fig. 11.1 #### 11.1 THE DEFINITION OF LCD ZONE LCD panel is divided into 3 areas as shown in Fig.11.2 for appearance specification in next section. A zone is the LCD active area (dot area); B zone is the area, which extended 1 mm out from LCD active area; C zone is the area between B zone and metal frame. In terms of housing design, B zone is the recommended window area customers' housing should be located in. Fig. 11.2 ## 11.2 LCD APPEARANCE SPECIFICATION The specification as below is defined as the amount of unexpected phenomenon or material in different zones of LCD panel. The definitions of length, width and average diameter using in the table are shown in Fig. 11.3 and Fig. 11.4. | Item | Criteria | | | | | | Applied zone | | | |-----------------------|--------------------|-------|------------------------------------------------------------------|----------------------------------------------------------|---------|---------------|--------------|------|-----| | Scratches | Length (mm) | Wie | idth (mm) Maximum nu | | umber | Minimum space | A,B | | | | | Ignored | | W≦0.02 | Ignored | t | - | | | | | | L≦40 | 0.02 | <w≦0.04< td=""><td>10</td><td></td><td>-</td><td></td></w≦0.04<> | 10 | | - | | | | | | L≦20 | | W≦0.04 | 10 | | - | | | | | Dent | | ; | Serious one | is not allowed | | | Α | | | | Wrinkles in polarizer | | ; | Serious one | is not allowed | | | Α | | | | | Average diam | neter | (mm) | Max | kimum n | umber | | | | | | D | ≦0.2 | | | Ignore | ed | | | | | Bubbles on polarizer | 0.2 < D | ≦0.3 | | | 12 | | Α | | | | | 0.3 < D | ≦0.5 | | | 3 | | | | | | | | 0.5 | < D | | none | | | | | | | | F | ilamentous | (Line shape) | | | | | | | | Length (mm) | | Widtl | h (mm) | Max | imum number | | | | | | L≦2.0 | | | W≦0.03 | Ignored | | A,B | | | | | L≦3.0 | | 0.03 < | W≦0.05 | | 6 | | | | | | L≦2.5 | | 0.0 | 5 <w≦0.1< td=""><td colspan="2">1</td><td></td></w≦0.1<> | 1 | | | | | | 1) Stains | | | Round (I | Oot shape) | | | | | | | 2) Foreign Materials | Average diameter ( | mm) | Maximu | aximum number | | imum Space | | | | | 3) Dark Spot | D<0.2 | | Ign | Ignored | | - | | | | | | 0.2≦D<0.3 | | | 10 | | 10 10 | | 10mm | A,B | | | 0.3≦D<0.4 | | | 5 | | 30mm | ۸,۵ | | | | | 0.4≦D | | n | one | | - | | | | | | In total | | | Filamentous - | + Round | l=10 | | | | | | | Thos | se wiped out e | easily are accept | able | | | | | | | | | T | ype | Max | imum number | | | | | | | | 1 | dot | | 1 | | | | | | Bright dot-defec | t | 2 adjacent | dot or above | N | lot allowed | | | | | Dot-Defect | | | In | total | | 1 | Α | | | | (Note 1) | | ] | | dot | | 2 | A | | | | | Dark dot-defect | t | 2 adjacent | dot or above | ٨ | lot allowed | | | | | | | | In total | | 2 | | | | | | | | In t | otal | | | 3 | | | | | JDI Taiwan Inc. Kaohsiung Branch | SHEET<br>NO. | 7B64PS 2711-TX14D203VM0BAA-3 | PAGE | 11-2/3 | | |----------------------------------|--------------|------------------------------|------|--------|--| |----------------------------------|--------------|------------------------------|------|--------|--| Fig 11.3 Fig 11.4 Note 1: The definitions of dot defect are as below: - The defect area of the dot must be bigger than half of a dot. - For bright dot-defect, showing black pattern, the dot's brightness must be over 30% brighter than others. - For dark dot-defect, showing white pattern, the dot's brightness must be under 70% darker than others. - The definition of 1-dot-defect is the defect-dot, which is isolated and no adjacent defect-dot. - The definition of adjacent dot is shown as Fig. 11.5. - The Density of dot defect is defined in the area within diameter $\phi$ =20mm. The dots colored gray are adjacent to defect-dot A. Fig. 11.5 ### 12. PRECAUTIONS #### 12.1 PRECAUTIONS of ESD - 1) Before handling the display, please ensure your body has been connected to ground to avoid any damages by ESD. Also, do not touch display's interface directly when assembling. - 2) Please remove the protection film very slowly before turning on the display to avoid generating ESD. #### 12.2 PRECAUTIONS of HANDLING - 1) In order to keep the appearance of display in good condition, please do not rub any surfaces of the displays by sharp tools harder than 3H, especially touch panel, metal frame and polarizer. - 2) Please do not stack the displays as this may damage the surface. In order to avoid any injuries, please avoid touching the edge of the glass or metal frame and wore gloves during handling. - 3) Touching the polarizer or terminal pins with bare hand should be avoided to prevent staining and poor electrical contact. - 4) Do not use any harmful chemicals such as acetone, toluene, and isopropyl alcohol to clean display's surfaces. - 5) Please use soft cloth or absorbent cotton with ethanol to clean the display by gently wiping. Moreover, when wiping the display, please wipe it by horizontal or vertical direction instead of circling to prevent leaving scars on the display's surface, especially polarizer. - 6) Please wipe any unknown liquids immediately such as saliva, water or dew on the display to avoid color fading or any permanently damages. - 7) Maximum pressure to the surface of the display must be less than $^{1,96 \times 10^4}$ Pa. If the area of adding pressure is less than $1 \, \mathrm{cm}^2$ , the maximum pressure must be less than 1.96N. #### 12.3 PRECAUTIONS OF OPERATING - 1) Please input signals and voltages to the displays according to the values defined in the section of electrical characteristics to obtain the best performance. Any voltages over than absolute maximum rating will cause permanent damages to this display. Also, any timing of the signals out of this specification would cause unexpected performance. - 2) When the display is operating at significant low temperature, the response time will be slower than it at 25 °C . In high temperature, the color will be slightly dark and blue compared to original pattern. However, these are temperature-related phenomenon of LCD and it will not cause permanent damages to the display when used within the operating temperature. - 3) The use of screen saver or sleep mode is recommended when static images are likely for long periods of time. This is to avoid the possibility of image sticking. - 4) Spike noise can cause malfunction of the circuit. The recommended limitation of spike noise is no bigger than $\pm 100$ mV. #### 12.4 PRECAUTIONS of STORAGE If the displays are going to be stored for years, please be aware the following notices. - 1) Please store the displays in a dark room to avoid any damages from sunlight and other sources of UV light. - 2) The recommended long term storage temperature is between $10\,\mathrm{C}^\circ$ ~35 $\mathrm{C}^\circ$ and 55%~75% humidity to avoid causing bubbles between polarizer and LCD glasses, and polarizer peeling from LCD glasses. - 3) It would be better to keep the displays in the container, which is shipped from JDI, and do not unpack it. - 4) Please do not stick any labels on the display surface for a long time, especially on the polarizer. PAGE # 13. DESIGNATION of LOT MARK 1) The lot mark is showing in Fig.13.1. First 4 digits are used to represent production lot, T represented made in Taiwan, and the last 6 digits are the serial number. Fig. 13.1 2) The tables as below are showing what the first 4 digits of lot mark are shorted for. | Year | Lot Mark | |------|----------| | 2020 | 0 | | 2021 | 1 | | 2022 | 2 | | 2023 | 3 | | 2024 | 4 | | Month | Lot Mark | Month | Lot Mark | |-------|----------|-------|----------| | Jan. | 01 | Jul. | 07 | | Feb. | 02 | Aug. | 08 | | Mar. | 03 | Sep. | 09 | | Apr. | 04 | Oct. | 10 | | May | 05 | Nov. | 11 | | Jun. | 06 | Dec. | 12 | | Week | Lot Mark | |------------|----------| | 1~7 days | 1 | | 8~14 days | 2 | | 15~21 days | 3 | | 22~28 days | 4 | | 29~31 days | 5 | 3) The location of the lot mark is on the back of the display shown in Fig. 13.2 Label example : Fig. 13.2